Parasitic Substrate Coupling in High Voltage Integrated Circuits Minority and Majority Carriers Propagation in Semiconductor Substrate
tarafından
 
Buccella, Pietro. author.

Başlık
Parasitic Substrate Coupling in High Voltage Integrated Circuits Minority and Majority Carriers Propagation in Semiconductor Substrate

Yazar
Buccella, Pietro. author.

ISBN
9783319743820

Yazar
Buccella, Pietro. author.

Edisyon
1st ed. 2018.

Fiziksel Niteleme
XVII, 183 p. 124 illus., 73 illus. in color. online resource.

Seri
Analog Circuits and Signal Processing,

İçindekiler
Chapter1: Overview of Parasitic Substrate Coupling -- Chapter2: Design Challenges in High Voltage ICs -- Chapter3: Substrate Modeling with Parasitic Transistors -- Chapter4: TCAD Validation of the Model -- Chapter5: Extraction Tool for the Substrate Network -- Chapter6: Parasitic Bipolar Transistors in Benchmark Structures -- Chapter7: Substrate Coupling Analysis and Evaluation of Protection Strategies.

Özet
This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific test protections.

Konu Başlığı
Systems engineering.
 
Electronics.
 
Circuits and Systems. http://scigraph.springernature.com/things/product-market-codes/T24068
 
Electronic Circuits and Devices. http://scigraph.springernature.com/things/product-market-codes/P31010
 
Electronics and Microelectronics, Instrumentation. http://scigraph.springernature.com/things/product-market-codes/T24027

Yazar Ek Girişi
Stefanucci, Camillo.
 
Kayal, Maher.
 
Sallese, Jean-Michel.

Ek Kurum Yazar
SpringerLink (Online service)

Elektronik Erişim
https://doi.org/10.1007/978-3-319-74382-0


Materyal TürüBarkodYer NumarasıDurumu/İade Tarihi
Electronic Book225896-1001TK7888.4Springer E-Book Collection